Home » Digital Circuits » Digital circuits miscellaneous » Question
  1. A 4– bit modulo– 16 ripple counter used JK flipflop. If progression delay of each FF is 50 ms, then maximum clock frequency is equal to
    1. 20 MHz
    2. 10 MHz
    3. 5 MHz
    4. 4 MHz
Correct Option: C

ƒmax =
1
=
1
N:Td4 × 50 × 10-12

= 5 MHZ.



Your comments will be displayed only after manual approval.